A high-performance circuit technique for CMOS dynamic logic

Dynamic logic style is used in high performance circuit design because of its fast speed and less transistors requirement as compared to CMOS logic style. But it is not widely accepted for all types of circuit implementations due to its less noise tolerance and charge sharing problems. A small noise at the input of the dynamic logic can change the desired output. Domino logic uses one static CMOS inverter at the output of dynamic node which is more noise immune and has less capacitance at the output node. In this paper we have proposed a novel circuit for domino logic which is more noise robust and has very less power-delay product (PDP) as compared to previous reported articles. Low PDP is achieved by reducing the short circuit current during evaluation phase when PDN is conducting and also the leakage current when PDN is not conducting.

[1]  P. Corsonello,et al.  High-performance noise-tolerant circuit techniques for CMOS dynamic logic , 2008, IET Circuits Devices Syst..

[2]  F. Mendoza-Hernandez,et al.  Noise-tolerance improvement in dynamic CMOS logic circuits , 2006 .

[3]  Kaushik Roy,et al.  Diode-footed domino: a leakage-tolerant high fan-in dynamic circuit design style , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.

[4]  P. Corsonello,et al.  A new noise-tolerant dynamic logic circuit design , 2007, 2007 Ph.D Research in Microelectronics and Electronics Conference.

[5]  Fang Tang,et al.  Low-noise and power dynamic logic circuit design based on semi-dynamic buffer , 2008, 2008 2nd International Conference on Anti-counterfeiting, Security and Identification.

[6]  Kiat Seng Yeo,et al.  Low Voltage, Low Power VLSI Subsystems , 2004 .