A 0.42V Vccmin ASIC-compatible pulse-latch solution as a replacement for a traditional master-slave flip-flop in a digital SOC
暂无分享,去创建一个
Sang H. Dhong | Wei Hwang | Kevin Huang | Min-Jer Wang | Cheng-Chung Lin | Richard Guo | Ming-Zhang Kuo | Ping-Lin Yang | S. Dhong | W. Hwang | R. Guo | Ming-Zhang Kuo | P. Yang | Cheng-Chung Lin | Kevin Huang | Min-Jer Wang
[1] S. Asano,et al. The design and implementation of a first-generation CELL processor , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[2] S.H. Dhong,et al. Circuit Design Techniques for a First-Generation Cell Broadband Engine Processor , 2006, IEEE Journal of Solid-State Circuits.
[3] Chung-Lung Kevin Shum,et al. 5.5GHz system z microprocessor and multi-chip module , 2013, 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers.