Statistical design techniques for yield enhancement of low voltage CMOS VLSI
暂无分享,去创建一个
Since random device/process variations do not scale down with feature size or supply voltage, statistical design of low voltage circuits is essential in order to keep functional yields of low voltage circuits at levels that are competitive and cost effective. This is particularly true for low voltage analog ICs. This paper presents a robust design of a low voltage square-law CMOS composite cell, using statistical VLSI design tools. The Response Surface Methodology and Design of Experiment techniques were used as statistical tools. This paper shows that statistical techniques will result in area/layout optimization which will enhance functional yield of low voltage analog ICs.
[1] Mohammed Ismail,et al. LV/LP CMOS Square-Law Composite Transistors for Analog VLSI Applications , 1997 .
[2] Ali Motamed. Low-voltage analog VLSI circuits and signal processing / , 1996 .
[3] E. Seevinck,et al. A versatile CMOS linear transconductor/square-law function , 1987 .