Millimeter Wave SOI-CMOS Power Amplifier With Enhanced AM-PM Characteristic

This paper proposes a novel inter-stage load-pull characterization method to enhance the linearity of millimeter wave integrated power amplifiers (PAs) by minimizing their amplitude-to-phase (AM-PM) distortion without worsening their AM-AM or efficiency performances. The proposed method identifies the optimal solution for the inter-stage matching network which enables the synthesis of a driver stage AM-PM characteristic that is complementary to that of the power stage; consequently, reducing the overall AM-PM distortion of the PA. The proposed technique is applied to design a proof-of-concept 28–31 GHz PA demonstrator using 45 nm silicon-on-insulator CMOS technology. The measurement results obtained under continuous wave excitation at 29 GHz demonstrate an excellent AM-PM characteristic, with phase distortions as low as 0.2° at the 1-dB compression power level of 13.9 dBm and less than 1° at an output power level of up to 16 dBm (very close to the saturation power of 16.6 dBm). This enhanced AM-PM linearity improves the linearizability of the PA. This was confirmed by testing the PA with a 64 quadrature amplitude modulated test signal with an instantaneous bandwidth of 800 MHz. Without applying any digital pre-distortion (DPD) technique, the PA delivers a power added efficiency (PAE) of 8.7% at an average output power ( $P_{avg}$ ) of 9.4 dBm while maintaining an error vector magnitude (EVM) of −25 dB. However, after applying a very simple memoryless DPD function with only four coefficients, the PA can operate at a higher $P_{avg}$ of 11.1 dBm with a much better PAE of 12.2% while still maintaining an acceptable EVM of −25.2 dB. Thanks to the proposed technique, the PAE of the proposed PA can be improved by 40% with a very simple application of a low cost and low complexity DPD technique.

[1]  P. Reynaert,et al.  A 60-GHz Power Amplifier With AM–PM Distortion Cancellation in 40-nm CMOS , 2016, IEEE Transactions on Microwave Theory and Techniques.

[2]  Sherif Shakib,et al.  20.6 A 28GHz efficient linear power amplifier for 5G phased arrays in 28nm bulk CMOS , 2016, 2016 IEEE International Solid-State Circuits Conference (ISSCC).

[3]  Marco Vigilante,et al.  A Wideband Class-AB Power Amplifier With 29–57-GHz AM–PM Compensation in 0.9-V 28-nm Bulk CMOS , 2018, IEEE Journal of Solid-State Circuits.

[4]  E. Vittoz,et al.  An analytical MOS transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications , 1995 .

[5]  Peter M. Asbeck,et al.  Power Amplifiers for mm-Wave 5G Applications: Technology Comparisons and CMOS-SOI Demonstration Circuits , 2019, IEEE Transactions on Microwave Theory and Techniques.

[6]  Kwang-Jin Koh,et al.  Integrated Inverse Class-F Silicon Power Amplifiers for High Power Efficiency at Microwave and mm-Wave , 2016, IEEE Journal of Solid-State Circuits.

[7]  Franco Giannini,et al.  A Design Approach to Maximize the Efficiency vs. Linearity Trade-Off in Fixed and Modulated Load GaN Power Amplifiers , 2018, IEEE Access.

[8]  Bumman Kim,et al.  Highly Linear mm-Wave CMOS Power Amplifier , 2016, IEEE Transactions on Microwave Theory and Techniques.

[9]  Robert J. Marks,et al.  A Peak-Search Algorithm for Load–Pull Optimization of Power-Added Efficiency and Adjacent-Channel Power Ratio , 2014, IEEE Transactions on Microwave Theory and Techniques.

[10]  Sherif Shakib,et al.  2.7 A wideband 28GHz power amplifier supporting 8×100MHz carrier aggregation for 5G in 40nm CMOS , 2017, 2017 IEEE International Solid-State Circuits Conference (ISSCC).

[11]  James F. Buckwalter,et al.  A PMOS mm-wave power amplifier at 77 GHz with 90 mW output power and 24% efficiency , 2016, 2016 IEEE Radio Frequency Integrated Circuits Symposium (RFIC).

[12]  Harish Krishnaswamy,et al.  High-Power High-Efficiency Class-E-Like Stacked mmWave PAs in SOI and Bulk CMOS: Theory and Implementation , 2014, IEEE Transactions on Microwave Theory and Techniques.

[13]  Huei Wang,et al.  Design of a 60-GHz High-Output Power Stacked- FET Power Amplifier Using Transformer-Based Voltage-Type Power Combining in 65-nm CMOS , 2018, IEEE Transactions on Microwave Theory and Techniques.

[14]  S. Y. Mortazavi,et al.  A 43% PAE inverse Class-F power amplifier at 39–42 GHz with a λ/4-transformer based harmonic filter in 0.13-µm SiGe BiCMOS , 2016, 2016 IEEE MTT-S International Microwave Symposium (IMS).

[15]  Peter M. Asbeck,et al.  Multigate-Cell Stacked FET Design for Millimeter-Wave CMOS Power Amplifiers , 2016, IEEE Journal of Solid-State Circuits.

[16]  Asad A. Abidi,et al.  Processes of AM-PM Distortion in Large-Signal Single-FET Amplifiers , 2017, IEEE Transactions on Circuits and Systems I: Regular Papers.

[17]  Raviv Raich,et al.  On the modeling of memory nonlinear effects of power amplifiers for communication applications , 2002, Proceedings of 2002 IEEE 10th Digital Signal Processing Workshop, 2002 and the 2nd Signal Processing Education Workshop..

[18]  Mustafa Ozen,et al.  Comparison of pMOS and nMOS 28 GHz high efficiency linear power amplifiers in 45 nm CMOS SOI , 2018, 2018 IEEE Topical Conference on RF/Microwave Power Amplifiers for Radio and Wireless Applications (PAWR).

[19]  Peter M. Asbeck,et al.  A 45 % PAE pMOS Power Amplifier for 28GHz Applications in 45nm SOI , 2018, 2018 IEEE 61st International Midwest Symposium on Circuits and Systems (MWSCAS).

[20]  Robert J. Marks,et al.  Direct algorithm for the Pareto load-pull optimisation of power-added efficiency and adjacent-channel power ratio , 2014 .

[21]  Patrick Reynaert,et al.  A high-efficiency linear power amplifier for 28GHz mobile communications in 40nm CMOS , 2017, 2017 IEEE Radio Frequency Integrated Circuits Symposium (RFIC).

[22]  Robert J. Marks,et al.  Real-time load impedance optimization for radar spectral mask compliance and power efficiency , 2015, IEEE Transactions on Aerospace and Electronic Systems.

[23]  Pawan Agarwal,et al.  A 28GHz 41%-PAE linear CMOS power amplifier using a transformer-based AM-PM distortion-correction technique for 5G phased arrays , 2018, 2018 IEEE International Solid - State Circuits Conference - (ISSCC).

[24]  Hua Wang,et al.  A continuous-mode harmonically tuned 19-to-29.5GHz ultra-linear PA supporting 18Gb/s at 18.4% modulation PAE and 43.5% peak PAE , 2018, 2018 IEEE International Solid - State Circuits Conference - (ISSCC).

[25]  Sherif Shakib,et al.  A Highly Efficient and Linear Power Amplifier for 28-GHz 5G Phased Array Radios in 28-nm CMOS , 2016, IEEE Journal of Solid-State Circuits.

[26]  S. Boumaiza,et al.  60-GHz Power Amplifier in 45-nm SOI-CMOS Using Stacked Transformer-Based Parallel Power Combiner , 2018, IEEE Microwave and Wireless Components Letters.

[27]  Paolo Colantonio,et al.  A High Efficiency and Low Distortion 6 W GaN MMIC Doherty Amplifier for 7 GHz Radio Links , 2017, IEEE Microwave and Wireless Components Letters.

[28]  Ali M. Niknejad,et al.  A 60 GHz Drain-Source Neutralized Wideband Linear Power Amplifier in 28 nm CMOS , 2014, IEEE Transactions on Circuits and Systems I: Regular Papers.

[29]  Marco Vigilante,et al.  To EVM or Two EVMs?: An Answer to the Question , 2017, IEEE Solid-State Circuits Magazine.

[30]  Peter M. Asbeck,et al.  Analysis and Design of Stacked-FET Millimeter-Wave Power Amplifiers , 2013, IEEE Transactions on Microwave Theory and Techniques.

[31]  Gabriel M. Rebeiz,et al.  45-nm CMOS SOI Technology Characterization for Millimeter-Wave Applications , 2014, IEEE Transactions on Microwave Theory and Techniques.

[32]  S. C. Cripps,et al.  RF Power Amplifiers for Wireless Communications , 1999 .