The formal verification of a pipelined double-precision IEEE floating-point multiplier
暂无分享,去创建一个
[1] Geoff Barrett,et al. Formal Methods Applied to a Floating-Point Number System , 1989, IEEE Trans. Software Eng..
[2] D. Verkest,et al. A proof of the nonrestoring division algorithm and its implementation on an ALU , 1994, Formal Methods Syst. Des..
[3] Carl-Johan H. Seger,et al. The formal verification of a pipelined double-precision IEEE floating-point multiplier , 1995, Proceedings of IEEE International Conference on Computer Aided Design (ICCAD).
[4] Paul S. Miner,et al. Specification of the ieee-854 floating-point standard in hol and pvs , 1995 .
[5] W. J. Bowhill,et al. A pipelined 50-MHz CMOS 64-bit floating-point arithmetic processor , 1989 .
[6] R. Bryant,et al. Verification of Arithmetic Functions with Binary Moment Diagrams , 1994 .
[7] Carl-Johan H. Seger,et al. A simple theorem prover based on symbolic trajectory evaluation and BDD's , 1995, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] Carl Seger. VOSS - A Formal Hardware Verification System User''s Guide , 1993 .
[9] Jason Hickey,et al. Non-Restoring Integer Square Root: A Case Study in Design by Principled Optimization , 1994, TPCD.