A new power distribution strategy for area array bonded ICs and packages of future deep sub-micron ULSI
暂无分享,去创建一个
[1] W. Donath. Wire length distribution for placements of computer logic , 1981 .
[2] G. A. Sai-Halasz,et al. Performance trends in high-end processors , 1995, Proc. IEEE.
[3] M. Bohr. Interconnect scaling-the real limiter to high performance ULSI , 1995, Proceedings of International Electron Devices Meeting.
[4] James D. Meindl,et al. A priori wiring estimations and optimal multilevel wiring networks for portable ULSI systems , 1996, 1996 Proceedings 46th Electronic Components and Technology Conference.
[5] Takayasu Sakurai,et al. Closed-form expressions for interconnection delay, coupling, and crosstalk in VLSIs , 1993 .
[6] Mi-Chang Chang,et al. Process Integration and Manufacturasility Issues for High Performance Multilevel Interconnect , 1994 .
[7] Roy L. Russo,et al. On a Pin Versus Block Relationship For Partitions of Logic Graphs , 1971, IEEE Transactions on Computers.
[8] R. Allmon,et al. A 300 MHz 64 b quad-issue CMOS RISC microprocessor , 1995, Proceedings ISSCC '95 - International Solid-State Circuits Conference.
[9] W. S. Song,et al. Power distribution techniques for VLSI circuits , 1986 .
[10] Sundari Mitra,et al. Design of an efficient power distribution network for the UltraSPARC-I microprocessor , 1995, Proceedings of ICCD '95 International Conference on Computer Design. VLSI in Computers and Processors.
[11] William E. Donath,et al. Placement and average interconnection lengths of computer logic , 1979 .