Magnetically-enhanced capacitively-coupled plasma etching for 300 mm wafer-scale fabrication of Cu through-silicon-vias for 3D logic integration
暂无分享,去创建一个
S. Arkalgud | W.H. Teh | R. Caramto | T. Saito | K. Maruyama | K. Maekawa
[1] Peter Ramm,et al. Through-Silicon Via Technologies for Extreme Miniaturized 3D Integrated Wireless Sensor Systems (e-CUBES) , 2008, 2008 International Interconnect Technology Conference.
[2] R. Kumar,et al. 200-mm wafer-scale transfer of 0.18-/spl mu/m dual-damascene Cu/SiO/sub 2/ interconnection system to plastic substrates , 2005, IEEE Electron Device Letters.
[3] E. Beyne,et al. 3D integration by Cu-Cu thermo-compression bonding of extremely thinned bulk-Si die containing 10 μm pitch through-Si vias , 2006, 2006 International Electron Devices Meeting.
[4] Paul S. Andry,et al. Fabrication and characterization of robust through-silicon vias for silicon-carrier applications , 2008, IBM J. Res. Dev..