0.18μm 100V-rated BCD with large area power LDMOS with ultra-low effective specific resistance
暂无分享,去创建一个
In this paper, we present the integration of RESURF high-voltage lateral Power MOSFETs which achieve highly competitive figures of merit (such as Rsp, defined as Rdson*Area) in a Trench-Isolated 0.18 micron 100V-rated BCD technology. The new high-voltage LDMOS are rated for operation up to 45V, 60V, 80V and 100V and achieve BVdss & Rsp of 55V/32 mOhm*mm2, 75V/57 mOhm*mm2, 100V/91 mOhm*mm2 and 128V/206 mOhm*mm2 respectively. The HV devices are integrated with high-performance and fully isolated 8V to 30V LDMOS with low Rsp, 1.8V and 5V CMOS, as well as bipolar devices, diodes and other passive devices. The devices are isolated laterally using 20 micron deep trenches with air-gap, for low stress and minimized capacitance. Large 1mm2 Power MOSFETs were fabricated and characterized in order to determine the “effective Rsp“ including metallization, using a three metal back-end with 4um thick top aluminum metallization.
[1] Mark E. Cornell,et al. The emergence & impact of DRAM-fab reuse in analog and power-management integrated circuits , 2002, Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting.
[2] Richard K. Williams,et al. Scaling issues in lateral power MOSFETs , 1998, Proceedings of the 10th International Symposium on Power Semiconductor Devices and ICs. ISPSD'98 (IEEE Cat. No.98CH36212).
[3] Il-Yong Park,et al. BCD (Bipolar-CMOS-DMOS) technology trends for power management IC , 2011, 8th International Conference on Power Electronics - ECCE Asia.