Non-Ideal Frequency Dependent Loss In Realistic PCB Transmission Lines

Digital signaling frequencies are approaching the GHz range for a variety of CPU, memory and peripheral interconnect schemes. The portions of timing budgets allocated to chip-to-chip interfaces are becoming concomitantly smaller, making accurate high-frequency characterization of physical layer components critical to robust HVM designs. At GHz frequencies the primary contributor to the physical layer timing budget is inter-symbol interference (ISI), which is a strong function of transmission line loss. This loss is dependent on the physical properties of the package and/or board materials, which exhibit batch-to-batch and vendor-to-vendor variation. Understanding these variations is imperative to close modeling gaps and enable predictable system designs. This document describes a simple, sparameter based measurement method for extracting RLGC parameters and presents results showing the impact of copper roughness and dielectric loss as functions of frequency for a variety of common PCB materials.