CMOS switched-op amp based sample-and-hold circuit
暂无分享,去创建一个
This paper presents a sample-and-hold design that is based on a switched-op amp. By using a switched-opamp topology charge injection errors are greatly reduced by turning off the transistors in saturation instead of triode region. A pseudo-differential topology is used to cancel the remaining signal independent clock feedthrough error. Switched op amps with differential pairs in both weak inversion and strong inversion are designed. Detailed simulation and measurement results of a switched-opamp based sample and hold circuit is used to show its performance superiority over traditional switched capacitor topologies.
[1] Mahesh B. Patil,et al. Measurement and analysis of charge injection in MOS analog switches , 1987 .
[2] Michiel Steyaert,et al. Switched-opamp: an approach to realize full CMOS switched-capacitor circuits at very low power supply voltages , 1994, IEEE J. Solid State Circuits.
[3] Eric A. Vittoz,et al. Charge injection in analog MOS switches , 1987 .
[4] Andrea Baschirotto,et al. A 3-V 5.4-mW BiCMOS track & hold circuit with sampling frequency up to 150 MHz , 1997 .