High frequency electrical circuit model of chip-to-chip vertical via interconnection for 3-D chip stacking package

In this paper, we firstly propose the high frequency equivalent circuit model of the chip-to-chip vertical via based on its physical configuration. The model parameters are extracted from the measurement of S-parameters using a vector network analyzer up to 20GHz frequency range. The proposed circuit model is verified experimentally in frequency and time domains. Furthermore, the high frequency characteristics of the chip-to-chip vertical via are investigated.

[1]  M. Tomisaka,et al.  Development of advanced 3D chip stacking technology with ultra-fine interconnection , 2001, 2001 Proceedings. 51st Electronic Components and Technology Conference (Cat. No.01CH37220).

[2]  Mitsumasa Koyanagi,et al.  Future system-on-silicon LSI chips , 1998, IEEE Micro.

[3]  Seungyoung Ahn,et al.  Over GHz electrical circuit model of a high-density multiple line grid array (MLGA) interposer , 2003 .