A converged hardware solution for FFT, DCT and Walsh transform
暂无分享,去创建一个
In this paper, we are interested in developing a programmable baseband processor for multiple radio standards, including the wireless LAN standards 802.11a and 802.11b. 802.11a is based on OFDM and uses a 64-point FFT. Demodulation of the complementary code keying (CCK) used in 802.11b includes the computation of a modified Walsh transform. Similarities have been found between the radix-4 FFT and the fast Walsh transform (FWT) and this has enabled the design of a converged FFT and FWT processor. With small modifications this processor can also be used for calculating the discrete cosine transform (DCT). A converged FFT/FWT/DCT processor was designed and synthesized in a 0.13/spl mu/m process. Results indicate that the hardware can run at 385 MHz, which means a 64-point FFT/DCT is calculated in 140 ns and a FWT for 802.11b 11Mb/s CCK in 47 ns. The area including memory is 0.40 mm/sup 2/.
[1] R. Storn. Efficient input reordering for the DCT based on a real-valued decimation-in-time FFT , 1996, IEEE Signal Processing Letters.
[2] Barbara Zurer Pearson. Complementary Code Keying Made Simple , 2000 .
[3] Myung Hoon Sunwoo,et al. A high-speed FFT processor for OFDM systems , 2002, 2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353).