Mixed-Mode BIST Using Embedded Processors
暂无分享,去创建一个
[1] Christian Dufaza,et al. BIST hardware generator for mixed test scheme , 1995, Proceedings the European Design and Test Conference. ED&TC 1995.
[2] Constantin Halatsis,et al. Accumulator-based BIST approach for stuck-open and delay fault testing , 1995, Proceedings the European Design and Test Conference. ED&TC 1995.
[3] Jacob Savir,et al. Built In Test for VLSI: Pseudorandom Techniques , 1987 .
[4] Sheldon B. Akers,et al. Test set embedding in a built-in self-test environment , 1989, Proceedings. 'Meeting the Tests of Time'., International Test Conference.
[5] Hans-Joachim Wunderlich. Multiple distributions for biased random test patterns , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[6] Bernard Courtois,et al. Built-In Test for Circuits with Scan Based on Reseeding of Multiple-Polynomial Linear Feedback Shift Registers , 1995, IEEE Trans. Computers.
[7] S. Hellebrand,et al. Pattern generation for a deterministic BIST scheme , 1995, Proceedings of IEEE International Conference on Computer Aided Design (ICCAD).
[8] Bernard Courtois,et al. Generation of Vector Patterns Through Reseeding of Multipe-Polynominal Linear Feedback Shift Registers , 1992 .
[9] Hans-Joachim Wunderlich,et al. Mixed-Mode BIST Using Embedded Processors , 1996, Proceedings International Test Conference 1996. Test and Design Validity.
[10] Edward J. McCluskey,et al. Circuits for Pseudo-Exhaustive Test Pattern Generation. , 1986 .
[11] B. Koenemann,et al. Built-in logic block observation techniques , 1979 .
[12] Eric Lindbloom,et al. Random-Pattern Coverage Enhancement and Diagnosis for LSSD Logic Self-Test , 1983, IBM J. Res. Dev..
[13] Clay S. Gloster,et al. Hardware-based weighted random pattern generation for boundary scan , 1989, Proceedings. 'Meeting the Tests of Time'., International Test Conference.
[14] Edward J. McCluskey,et al. Circuits for pseudoexhaustive test pattern generation , 1986, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[15] Janusz Rajski,et al. Decompression of test data using variable-length seed LFSRs , 1995, Proceedings 13th IEEE VLSI Test Symposium.
[16] Janusz Rajski,et al. Test Pattern Generation Based On Arithmetic Operations , 1994, IEEE/ACM International Conference on Computer-Aided Design.
[17] B. Koneman,et al. LFSR-Coded Test Patterns for Scan Designs , 1993 .
[18] Gert-Jan Tromp,et al. Minimal Test Sets for Combinatorial Circuits , 1991 .
[19] Albrecht P. Stroele,et al. A self-test approach using accumulators as test pattern generators , 1995, Proceedings of ISCAS'95 - International Symposium on Circuits and Systems.
[20] Howard C. Card,et al. Cellular automata-based pseudorandom number generators for built-in self-test , 1989, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[21] Hans-Joachim Wunderlich,et al. Self test using unequiprobable random patterns , 1987 .
[22] Gert-Jan Tromp,et al. Minimal Test Sets for Combinational Circuits , 1991, 1991, Proceedings. International Test Conference.
[23] David Bryan,et al. Combinational profiles of sequential benchmark circuits , 1989, IEEE International Symposium on Circuits and Systems,.
[24] Irith Pomeranz,et al. Cost-Effective Generation of Minimal Test Sets for Stuck-at Faults in Combinational Logic Circuits , 1993, 30th ACM/IEEE Design Automation Conference.
[25] Hiroyuki Higuchi,et al. Compaction of Test Sets for Combinatinal Circuits Based on Symbolic Fault Simulation (Special Issue on Synthesis and Verification of Hardware Design) , 1993 .
[26] Irith Pomeranz,et al. ROTCO: a reverse order test compaction technique , 1992, Proceedings Euro ASIC '92.
[27] J. Savir,et al. A multiple seed linear feedback shift register , 1990, Proceedings. International Test Conference 1990.
[28] Arnold L. Rosenberg,et al. Exhaustive Generation of Bit Patterns with Applications to VLSI Self-Testing , 1983, IEEE Transactions on Computers.
[29] Nilanjan Mukherjee,et al. Arithmetic built-in self test for high-level synthesis , 1995, Proceedings 13th IEEE VLSI Test Symposium.
[30] Solomon W. Golomb,et al. Shift Register Sequences , 1981 .
[31] Nur A. Touba,et al. Synthesis of mapping logic for generating transformed pseudo-random patterns for BIST , 1995, Proceedings of 1995 IEEE International Test Conference (ITC).