Digital phase-locked loop with wide lock-in range using fractional divider
暂无分享,去创建一个
The authors propose a novel type of digital phase-locked loop (DPLL) with both a wide initial lock-in range and a fast initial acquisition time. In this DPLL, by using a fractional divider, it is possible for an initial fixed clock to be made as the adapting free-running frequency which is dependent on the input frequency. Therefore, one can obtain a wide initial lock-in range. Furthermore, removing the frequency offset by a fractional divider and resetting the divider, this system has a fast initial acquisition time of only 16 cycles of input. The properties of the proposed DPLL are investigated by experiments and theoretical analysis, and they are compared with those of the conventional DPLL. The results show that the proposed DPLL performs well.<<ETX>>
[1] D. Levy,et al. Phase Noise and Transient Times for a Binary Quantized Digital Phase-Locked Loop in White Gaussian Noise , 1972, IEEE Trans. Commun..
[3] S. Mori,et al. Performance of Binary Quantized All Digital Phase-Locked Loop with a New Class of Sequential Filter , 1978, IEEE Trans. Commun..