Assertion-based verification of signal processing systems with affine arithmetic
暂无分享,去创建一个
[1] Helmut Graeb,et al. PRACTICAL METHODS FOR WORST-CASE AND YIELD ANALYSIS OF ANALOG INTEGRATED CIRCUITS , 1993 .
[2] Wolfgang Rosenstiel,et al. Checking Heterogeneous Signal Characteristics Applying Assertion-Based Verification , 2009 .
[3] Harry D. Foster,et al. Assertion-Based Design , 2010 .
[4] Klaus Waldschmidt,et al. Analysis of mixed-signal systems with affine arithmetic , 2005, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[5] G. Bois,et al. Checking properties of PLL designs using run-time verification , 2007, 2007 Internatonal Conference on Microelectronics.
[6] J. Hammersley. SIMULATION AND THE MONTE CARLO METHOD , 1982 .
[7] Klaus Waldschmidt,et al. Analysis of mixed-signal systems with affine arithmetic , 2005 .
[8] O. Maler. Deliverable D 1 . 3 / 1 Extending PSL for Analog Circuits , 2005 .
[9] Sofiène Tahar,et al. Formal verification of analog and mixed signal designs: A survey , 2008, Microelectron. J..
[10] Klaus Waldschmidt,et al. Refinement of mixed-signals systems with affine arithmetic , 2004, Proceedings Design, Automation and Test in Europe Conference and Exhibition.