Statistical Design of Low Power Square-Law CMOS Cells for High Yield
暂无分享,去创建一个
[1] T.B. Tarim,et al. Statistical design techniques for yield enhancement of low voltage CMOS VLSI , 1998, ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (Cat. No.98CH36187).
[2] Mohammed Ismail,et al. Statistical Modeling for Computer-Aided Design of Mos VLSI Circuits , 1993 .
[3] E. Seevinck,et al. A versatile CMOS linear transconductor/square-law function , 1987 .
[4] George E. P. Box,et al. Empirical Model‐Building and Response Surfaces , 1988 .
[5] Christoper Micheal. Statistical modeling for computer-aided design of analog MOS integrated circuits , 1991 .
[6] Mohammed Ismail,et al. Statistical modeling of device mismatch for analog MOS integrated circuits , 1992 .
[7] Mohammed Ismail,et al. Statistical Design of a Low Voltage Low Power Square-Law CMOS Cell , 1998 .
[8] Ali Motamed. Low-voltage analog VLSI circuits and signal processing / , 1996 .
[9] Hua Su. Statistical design and optimization of engineering artifacts , 1995 .
[10] Christopher Michael. Statistical modeling for computer-aided design of analog MOS integrated circuits / , 1991 .
[11] Mohammed Ismail,et al. LV/LP CMOS Square-Law Composite Transistors for Analog VLSI Applications , 1997 .