Impact of MOS threshold-voltage mismatch in current-steering DACs for CT ΣΔ modulators
暂无分享,去创建一个
[1] Andreas Wiesbauer,et al. Nonlinear distortion in current-steering D/A-converters due to asymmetrical switching errors , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).
[2] Lars Sundström,et al. DT Modeling of Clock Phase-Noise Effects in LP CT $ \Delta\Sigma$ ADCs With RZ Feedback , 2009, IEEE Transactions on Circuits and Systems II: Express Briefs.
[3] Eduard Alarcón,et al. Mismatch and dynamic modeling of current sources in current-steering CMOS D/A converters: an extended design procedure , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.
[4] Maurits Ortmanns,et al. A continuous-time /spl Sigma//spl Delta/ Modulator with reduced sensitivity to clock jitter through SCR feedback , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.
[5] A.A. Abidi,et al. Noise in RF-CMOS mixers: a simple physical model , 2000, IEEE Journal of Solid-State Circuits.
[6] Lars Sundström,et al. DT Modeling of Clock Phase-Noise Effects in LP CT ΔΣ ADCs With RZ Feedback , 2009 .
[7] R. Baird,et al. Linearity enhancement of multibit /spl Delta//spl Sigma/ A/D and D/A converters using data weighted averaging , 1995 .