Gate Engineering to Improve Effective Resistance of 28-nm High- $k$ Metal Gate CMOS Devices
暂无分享,去创建一个
SoYoung Kim | JinHyuk Jeong | Ho Lee | DongHae Kang | Soyoung Kim | J. Jeong | H. Lee | Dong-Kyun Kang
[1] Seok-Hee Lee,et al. Effects of composition and thickness of TiN metal gate on the equivalent oxide thickness and flat-band voltage in metal oxide semiconductor devices , 2013 .
[2] A.H. Montree,et al. Effects of gate depletion and boron penetration on matching of deep submicron CMOS transistors , 1997, International Electron Devices Meeting. IEDM Technical Digest.
[3] Reduction of carrier depletion in p/sup +/ polysilicon gates using laser thermal processing , 2003, IEEE Electron Device Letters.
[4] D. Kwong,et al. Thickness optimization of the TiN metal gate with polysilicon-capping layer on Hf-based high-k dielectric , 2006 .
[6] K. Shiraishi,et al. Effective-Work-Function Control by Varying the TiN Thickness in Poly-Si/TiN Gate Electrodes for Scaled High- $k$ CMOSFETs , 2009, IEEE Electron Device Letters.