Layout-Driven Skewed Clock Tree Synthesis for Superconducting SFQ Circuits
暂无分享,去创建一个
[1] John P. Fishburn,et al. Clock Skew Optimization , 1990, IEEE Trans. Computers.
[2] Y. Yamanashi,et al. Design, Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Multiplier , 2009, IEEE Transactions on Applied Superconductivity.
[3] Yuki Yamanashi,et al. 100 GHz Demonstrations Based on the Single-Flux-Quantum Cell Library for the 10 kA/cm2 Nb Multi-Layer Process , 2010, IEICE Trans. Electron..
[4] Dieter Jungnickel,et al. Graphs, Networks, and Algorithms , 1980 .
[5] Kazuyoshi Takagi,et al. A Clock Scheduling Algorithm for High-Throughput RSFQ Digital Circuits , 2008, IEICE Trans. Fundam. Electron. Commun. Comput. Sci..
[6] Y. Yamanashi,et al. Design and Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Adders , 2009, IEEE Transactions on Applied Superconductivity.
[7] H. Terai,et al. A single flux quantum standard logic cell library , 2002 .
[8] N. Yoshikawa,et al. Planarization Process for Fabricating Multi-Layer Nb Integrated Circuits Incorporating Top Active Layer , 2009, IEEE Transactions on Applied Superconductivity.
[9] V. Semenov,et al. RSFQ logic/memory family: a new Josephson-junction technology for sub-terahertz-clock-frequency digital systems , 1991, IEEE Transactions on Applied Superconductivity.