Analysis of 8T SRAM Cell at Various Process Corners at 65 nm Process Technology
暂无分享,去创建一个
[1] K. Takeda,et al. A read-static-noise-margin-free SRAM cell for low-V/sub dd/ and high-speed applications , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[2] R. Keerthi,et al. Stability and Static Noise Margin Analysis of Low-Power SRAM , 2008, 2008 IEEE Instrumentation and Measurement Technology Conference.
[3] Masahiro Nomura,et al. A read-static-noise-margin-free SRAM cell for low-VDD and high-speed applications , 2006, IEEE Journal of Solid-State Circuits.
[4] Seung-Ho Song,et al. Implementation of low-voltage static RAM with enhanced data stability and circuit speed , 2009, Microelectron. J..
[5] A.P. Chandrakasan,et al. A 256-kb 65-nm Sub-threshold SRAM Design for Ultra-Low-Voltage Operation , 2007, IEEE Journal of Solid-State Circuits.
[6] A.P. Chandrakasan,et al. Static noise margin variation for sub-threshold SRAM in 65-nm CMOS , 2006, IEEE Journal of Solid-State Circuits.
[7] H. Fujiwara,et al. Which is the best dual-port SRAM in 45-nm process technology? — 8T, 10T single end, and 10T differential — , 2008, 2008 IEEE International Conference on Integrated Circuit Design and Technology and Tutorial.