A 35-GS/s, 4-Bit Flash ADC With Active Data and Clock Distribution Trees

This paper presents a 35-GS/s, 4-bit flash ADC-DAC with active data and clock distribution trees. At mm-wave clock frequencies, skew due to mismatch in the clock and data distribution paths is a significant challenge for both flash and time-interleaved converter architectures. A full-rate front-end track and hold amplifier (THA) may be used to reduce the effect of skew. However, it is found that the THA output must then be distributed to the comparators with a bandwidth greater than the sampling frequency in order to preserve the flat regions of the track and hold waveform. Instead, if the data and clock distribution have very low skew, the THA can be omitted thus obviating the associated nonlinearities and resulting in improved performance. In this work, a tree of fully symmetric and linear BiCMOS buffers, called a ldquodata treerdquo, distributes the input to the comparator bank with a measured 3-dB bandwidth of 16 GHz. The data tree is integrated into a complete 4-bit ADC including a full-rate input THA that can be disabled and a 4-bit thermometer-code DAC for testing purposes. The chip occupies 2.5 mm times 3.2 mm including pads and is implemented in 0.18 mum SiGe BiCMOS technology. The ADC consumes 4.5 W from a 3.3 V supply while the DAC operates from a 5 V supply and consumes 0.5 W. The ADC has 3.7 ENOB with a 3-dB effective resolution bandwidth of 8 GHz and a full-scale differential input range of 0.24 Vpp. With the THA enabled, the performance degrades rapidly beyond 8 GHz to less than 1-bit, but with the THA disabled, the ENOB remains better than 3-bits for inputs up to 11 GHz with an SFDR of better than 26 dB.

[1]  R. Stevens,et al.  A 3b 40GS/s ADC-DAC in 0.12/spl mu/m SiGe , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).

[2]  A. Montijo,et al.  A 20 GS/s 8 b ADC with a 1 MB memory in 0.18 /spl mu/m CMOS , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..

[3]  S.P. Voinigescu,et al.  Design Methodology for a 40-GSamples/s Track and Hold Amplifier in 0.18-$muhbox m$SiGe BiCMOS Technology , 2006, IEEE Journal of Solid-State Circuits.

[4]  Lawrence E. Larson,et al.  A broadband 10-GHz track-and-hold in Si/SiGe HBT technology , 2001 .

[5]  Eduard Säckinger Broadband Circuits for Optical Fiber Communication: Säckinger/Broadband , 2005 .

[6]  Y. Akazawa,et al.  Jitter analysis of high-speed sampling systems , 1990 .

[7]  Ajith Amerasekera,et al.  ISSCC 2007 / SESSION 24 / MULTI-GB / s TRANSCEIVERS / 24 . 1 24 . 1 A 12 . 5 Gb / s SerDes in 65 nm CMOS Using a Baud-Rate ADC with Digital Receiver Equalization and Clock Recovery , 2006 .

[8]  Sorin P. Voinigescu,et al.  Design methodology for a 40-GSamples/s track and hold amplifier in 0.18-μm SiGe BiCMOS technology , 2006 .

[9]  E. Sackinger,et al.  Broadband Circuits for Optical Fiber Communication , 2005 .

[10]  S.P. Voinigescu,et al.  6-k/spl Omega/, 43-Gb/s differential transimpedance-limiting amplifier with auto-zero feedback and high dynamic range , 2003, 25th Annual Technical Digest 2003. IEEE Gallium Arsenide Integrated Circuit (GaAs IC) Symposium, 2003..

[11]  Sorin P. Voinigescu,et al.  1 PRBS Generator in SiGe BiCMOS Technology , 2005 .

[12]  M. Nakamura,et al.  A 24-Gsps 3-bit Nyquist ADC using InP HBTs for electronic dispersion compensation , 2004, 2004 IEEE MTT-S International Microwave Symposium Digest (IEEE Cat. No.04CH37535).

[13]  Hyeon-Min Bae,et al.  An MLSE Receiver for Electronic Dispersion Compensation of OC-192 Fiber Links , 2006, IEEE Journal of Solid-State Circuits.

[14]  Yuriy Greshishchev,et al.  A 24GS/s 6b ADC in 90nm CMOS , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[15]  Michiel Steyaert,et al.  A 100 MHz 8 bit CMOS interpolating A/D converter , 1993, Proceedings of IEEE Custom Integrated Circuits Conference - CICC '93.

[16]  B. Karajica,et al.  An 80-Gb/s 2/sup 31/-1 pseudorandom binary sequence generator in SiGe BiCMOS technology , 2005, IEEE Journal of Solid-State Circuits.

[17]  R. J. van de Plassche,et al.  An 8-b 650-MHz folding ADC , 1992 .

[18]  Yuan Lu,et al.  An 8-bit, 12 GSample/sec SiGe track-and-hold amplifier , 2005, Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting, 2005..

[19]  K. Motoshima,et al.  A 3-bit soft-decision IC for powerful forward error correction in 10-Gb/s optical communication systems , 2005, IEEE Journal of Solid-State Circuits.