A 0.5V filter with PLL-based tuning in 0.18 /spl mu/m CMOS
暂无分享,去创建一个
Design techniques that allow analog circuit operation with supply voltages as low as 0.5V are presented. A fully integrated 135kHz fifth-order elliptic LPF, including automatic bias circuits and an on-chip PLL for tuning, is implemented with standard devices in a 0.18 /spl mu/m CMOS process. The 1mm/sup 2/ chip has a measured DR of 57dB and draws 2.2mA from the 0.5V supply.
[1] P. Kinget,et al. A 0.5-V bulk-input fully differential operational transconductance amplifier , 2004, Proceedings of the 30th European Solid-State Circuits Conference.
[2] M. Banu,et al. An elliptic continuous-time CMOS filter with on-chip automatic tuning , 1985, IEEE Journal of Solid-State Circuits.