Efficient hardware architectures of selected MPEG-7 color descriptors

This paper presents hardware implementation of most commonly used MPEG-7 color descriptors. The testing circuits was described using VHDL language and synthesized into FPGA. The proposed system architectures are used for description in real-time image's color basing on features such as: distribution, spatial layout and spatial structure of color. The proposed hardware architectures split the computational burden into several processes where calculations of mentioned image's features are made simultaneously in order to improve system's speed. These methods make hardware realizations of main computational-consumingmodules of the system more time efficient. The RC1000 board with a Xilinx Virtex V1000 FPGA was chosen as the target platform.

[1]  O. Martin,et al.  Programmable processor for on-line computing of inverse Haar transform , 2001 .

[2]  B. S. Manjunath,et al.  Introduction to MPEG-7: Multimedia Content Description Interface , 2002 .

[3]  Shih-Fu Chang,et al.  Overview of the MPEG-7 standard , 2001, IEEE Trans. Circuits Syst. Video Technol..

[4]  Andrzej Napieralski,et al.  Mixed design of integrated circuits and systems , 1998 .

[5]  Andreas Savakis,et al.  Real-time Video Annotation using MPEG-7 Motion Activity Descriptors , 2003 .

[6]  B. S. Manjunath,et al.  Color and texture descriptors , 2001, IEEE Trans. Circuits Syst. Video Technol..

[7]  Touradj Ebrahimi,et al.  MPEG-7 camera , 2001, Proceedings 2001 International Conference on Image Processing (Cat. No.01CH37205).