A 3D chip architecture for optical sensing and concurrent processing
暂无分享,去创建一个
Manuel Suárez-Cambre | Csaba Rekeczky | Ángel Rodríguez-Vázquez | Akos Zarandy | Ricardo Carmona | Gustavo Liñán | Carlos Domínguez Matas | Victor Brea | Francisco Pozas | Peter Foldessy
[1] S. Espejo,et al. A 1000 FPS at 128/spl times/128 vision processor with 8-bit digitized I/O , 2004, IEEE Journal of Solid-State Circuits.
[2] S. Pizer,et al. The Image Processing Handbook , 1994 .
[3] Ángel Rodríguez-Vázquez,et al. ACE16k: the third generation of mixed-signal SIMD-CNN ACE chips toward VSoCs , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.
[4] Ákos Zarándy,et al. Configurable 3D-integrated focal-plane sensor-processor array architecture , 2008 .
[5] Gustavo Liñán Cembrano,et al. A 1000 FPS at 128×128 vision processor with 8-bit digitized I/O , 2004, IEEE J. Solid State Circuits.
[6] A. El Gamal,et al. CMOS image sensors , 2005, IEEE Circuits and Devices Magazine.
[7] Ángel Rodríguez-Vázquez,et al. A CMOS Vision System On-Chip with Multi-Core, Cellular Sensory-Processing Front-End , 2010 .
[8] István Petrás,et al. A bio-inspired two-layer mixed-signal flexible programmable chip for early vision , 2003, IEEE Trans. Neural Networks.