Design to avoid the over-gate-driven effect on ESD protection circuits in deep-submicron CMOS processes
暂无分享,去创建一个
[1] Chung-Yu Wu,et al. Capacitor-couple ESD protection circuit for deep-submicron low-voltage CMOS ASIC , 1996, IEEE Trans. Very Large Scale Integr. Syst..
[2] C. Duvvury,et al. Achieving uniform nMOS device power distribution for sub-micron ESD reliability , 1992, 1992 International Technical Digest on Electron Devices Meeting.
[3] Tung-Yang Chen,et al. Analysis on the dependence of layout parameters on ESD robustness of CMOS devices for manufacturing in deep-submicron CMOS process , 2003 .
[4] C. Duvvury,et al. Design methodology and optimization of gate-driven NMOS ESD protection circuits in submicron CMOS processes , 1998 .
[5] E. Nowak,et al. Process and design for ESD robustness in deep submicron CMOS technology , 1996, Proceedings of International Reliability Physics Symposium.
[6] E. A. Amerasekera,et al. ESD in silicon integrated circuits , 1995 .
[7] Tung-Yang Chen,et al. Investigation of the gate-driven effect and substrate-triggered effect on ESD robustness of CMOS devices , 2001 .