An efficient, wide range time-to-digital converter using cascaded time-interpolation stages for electrical impedance spectroscopy

This paper proposes a novel architecture of time-to-digital converter (TDC) with wide input range in polar demodulators for electrical impedance spectroscopy (EIS) systems. The system combines a counter-based TDC with cascaded time interpolation stages and efficiently quantizes the phase component. The maximum phase error of 0.52 degrees from 1-kHz to 2.048-MHz frequency sweep range superior to previously reported ones. Reconfigurability of interpolation factor and cascaded architecture greatly enhances hardware efficiency of the system with average power consumption of 1.93 mW, which makes this work worth for system-on-chip (SoC) realization of EIS systems based on polar demodulators.

[1]  Guido Torelli,et al.  A 1-MHz analog front-end for a wireless bioelectrical impedance sensor , 2010, 6th Conference on Ph.D. Research in Microelectronics & Electronics.

[2]  Suhwan Kim,et al.  A Low-Cost and Low-Power Time-to-Digital Converter Using Triple-Slope Time Stretching , 2011, IEEE Transactions on Circuits and Systems II: Express Briefs.

[3]  J. Kostamovaara,et al.  An integrated time-to-digital converter with 30-ps single-shot precision , 2000, IEEE Journal of Solid-State Circuits.

[4]  Samuel Palermo,et al.  A TDC-based front-end for rapid impedance spectroscopy , 2013, 2013 IEEE 56th International Midwest Symposium on Circuits and Systems (MWSCAS).

[5]  Iasonas F. Triantis,et al.  A CMOS Magnitude/Phase Measurement Chip for Impedance Spectroscopy , 2013, IEEE Sensors Journal.

[6]  Soon-Jae Kweon,et al.  A low-power polar demodulator for impedance spectroscopy based on a novel sampling scheme , 2015, 2015 International SoC Design Conference (ISOCC).

[7]  Chia-Ling Wei,et al.  Wide-Range Filter-Based Sinusoidal Wave Synthesizer for Electrochemical Impedance Spectroscopy Measurements. , 2014, IEEE transactions on biomedical circuits and systems.