Software Fault Tolerance: The Evaluation by Functional Verification
暂无分享,去创建一个
[1] Mihalis Psarakis,et al. A Fault Tolerant Approach for FPGA Embedded Processors Based on Runtime Partial Reconfiguration , 2013, J. Electron. Test..
[2] D. Bortolato,et al. Errata to “Identification and Classification of Single-Event Upsets in the Configuration Memory of SRAM-Based FPGAs” , 2003 .
[3] Roberto Passerone,et al. Design of a Redundant FPGA-Based Safety System for Railroad Vehicles , 2014, 2014 17th Euromicro Conference on Digital System Design.
[4] Deepali H. Shah,et al. Different Types of Fault Tolerant Techniques of Softcore Processor , 2014 .
[5] Marcela Šimková. Hardware Accelerated Functional Verification , 2011 .
[6] Siddhartha Kumar Khaitan,et al. Design Techniques and Applications of Cyberphysical Systems: A Survey , 2015, IEEE Systems Journal.
[7] Walter Stechele,et al. A Fault-Tolerant Processor Architecture , 2009 .
[8] Yennun Huang,et al. Software Fault Tolerance in the Application Layer , 1995 .
[9] Jakub Podivinsky,et al. The Evaluation Platform for Testing Fault-Tolerance Methodologies in Electro-Mechanical Applications , 2014, 2014 17th Euromicro Conference on Digital System Design.
[10] Massimo Violante,et al. Software-Implemented Hardware Fault Tolerance , 2010 .