Development of 3-D silicon die stacked package using flip chip technology with micro bump interconnects

Continuous increase in demand for product miniaturization, high package density, high performance and integration of different functional chips has lead to the development of three dimensional packaging technologies. Face-to-face silicon (Si) dies stacking is one of the three dimensional (3D) packaging technologies to form a high density module. In this work, a chip level stacked module was demonstrated for medical application and assessed its package level reliability. The chip level stack module is achieved by stacking two thin dies of different size and thickness together using flip chip technology with micro bump interconnects. Electrical simulations are carried out to obtain RLC parameters of micro bump interconnect and complete interconnection from daughter die to substrate. Mechanical simulations are also carried out to study the stress analysis on micro bumps and CSP bumps in the package and parametric study of stacked module package to study the effect of substrate material, underfill material die thicknesses on package reliability and warpage. Test chips are designed and fabricated with daisy chain test structures to access the reliability of the stack module. Pb-free (SnAg) micro bumps of 40 µm on daughter die wafers and Eutectic SnPb solder CSP bumps of 200 µm height on Mother die wafers are fabricated. Mother die and daughter die bumped wafers were thinned to 300 µm and 60 µm respectively using mechanical backgrinding method. These thin dies are stacked using chip to wafer flip chip bonding and underfill process is established for the micro bump interconnects. The assembled Si die stacked modules are subjected to JEDEC package level reliability tests in terms of temperature cycle test (TC), high temperature storage test (HTS), moisture sensitivity test level 1 (MST L1) and MST L3, and un-biased High accelerated stress test (uHAST) and results are presented.

[1]  E. Jan Vardaman,et al.  New developments in stacked die CSPs , 2004, Proceedings of the Sixth IEEE CPMT Conference on High Density Microsystem Design and Packaging and Component Failure Analysis (HDP '04).

[2]  Jürgen Wilde,et al.  Viscoplastic Anand model for solder alloys and its application , 2000 .

[3]  J.J. Shea,et al.  Electronic packaging materials and their properties , 2001, IEEE Electrical Insulation Magazine.

[4]  B. Moran,et al.  Creep, stress relaxation, and plastic deformation in Sn-Ag and Sn-Zn eutectic solders , 1997 .

[5]  J. W. Morris,et al.  Characterization of eutectic Sn-Bi solder joints , 1992 .

[6]  Boon Howe Oh,et al.  Challenges in Stacked CSP Packaging Technology , 2006, 2006 International Conference on Electronic Materials and Packaging.

[7]  R.R. Tummala,et al.  New 3-D Chip Stacking Architectures by Wire-On-Bump and Bump-On-Flex , 2008, IEEE Transactions on Advanced Packaging.