A new technique for imaging the logic state of passivated conductors: biased resistive contrast imaging (CMOS devices)
暂无分享,去创建一个
[1] E.I. Cole. Resistive contrast imaging applied to multilevel interconnection failure analysis , 1989, Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference.
[2] E. Kubalek,et al. Irradiation effects on passivated NMOS-transistors caused by electron beam testing , 1983 .
[3] C. R. Bagnell,et al. Resistive contrast imaging: A new SEM mode for failure analysis , 1986, IEEE Transactions on Electron Devices.
[4] Roy H. Propst,et al. A novel method for depth profiling and imaging of semiconductor devices using capacitive coupling voltage contrast , 1987 .
[5] Erich Kubalek,et al. Fundamentals of electron beam testing of integrated circuits , 1983 .
[6] C. Dozier,et al. Effect of bias on the response of metal‐oxide‐semiconductor devices to low‐energy x‐ray and cobalt‐60 irradiation , 1988 .
[7] Daniel M. Fleetwood,et al. Using laboratory X-ray and cobalt-60 irradiations to predict CMOS device response in strategic and space environments , 1988 .
[8] Massimo Vanzi,et al. Observation of latch-up phenomena in CMOS ICs by means of digital differential voltage contrast , 1986 .
[9] H. Seiler,et al. Secondary electron emission in the scanning electron microscope , 1983 .