A 2.4 GHz 6.6 mA fully differential CMOS PLL frequency synthesiser

A 2.4 GHz 6.6 mA fully differential CMOS phase-locked loop (PLL) frequency synthesiser with an on-chip capacitance-calibrated loop filter is presented. The frequency synthesiser includes a differential-tuning voltage-control oscillator (VCO) and a fully differential charge-pump (CP) to reject the common-mode noise. A combination of analogue tuning and digital tuning techniques (4-bit binary weighted capacitor array) is utilised to extend the tuning range of the VCO. A novel topology and an optimisation strategy are utilised to reduce the power consumption of the frequency divider. The capacitance in the loop filter is on-chip calibrated so that the loop dynamic characteristics are accurately controlled despite the process variation. The frequency synthesiser has been implemented in UMC 0.18 μm CMOS. The measured results show that the VCO achieves a 29% tuning range, from 2.056 to 2.758 GHz. The phase noise of the frequency synthesiser is − 117.2 dBc/Hz at 1 MHz frequency offset from the 2.3 GHz carrier. The settling time is less than 50 μs, and the capacitance in the loop filter could be on-chip calibrated to ±3.9% precision. The whole frequency synthesiser only consumes 6.6 mA current from a 1.8 V power supply.

[1]  Zhihua Wang,et al.  A 2-GHz 6.1-mA Fully-Differential CMOS Phase-Locked Loop , 2007, 2007 IEEE International Symposium on Circuits and Systems.

[2]  Liang-Hung Lu,et al.  A 0.5-V 1.9-GHz low-power phase-locked loop in 0.18-μm CMOS , 2007, 2007 IEEE Symposium on VLSI Circuits.

[3]  Suhwan Kim,et al.  A 0.25-$\mu$m CMOS 1.9-GHz PHS RF Transceiver With a 150-kHz Low-IF Architecture , 2007, IEEE Journal of Solid-State Circuits.

[4]  H. Samavati,et al.  A 1.9-GHz Single-Chip CMOS PHS Cellphone , 2006, IEEE Journal of Solid-State Circuits.

[5]  Byoung Gun Choi,et al.  A 6.3-9-GHz CMOS fast settling PLL for MB-OFDM UWB applications , 2005, IEEE Journal of Solid-State Circuits.

[6]  Chang-Hyeon Lee,et al.  A fully integrated GMSK modulator using BiCMOS /spl Sigma/-/spl Delta/ frequency synthesizer with automatic loop gain calibration , 2005, 2005 IEEE Radio Frequency integrated Circuits (RFIC) Symposium - Digest of Papers.

[7]  Hae-Moon Seo,et al.  A Low Power Fully CMOS Integrated RF Transceiver IC for Wireless Sensor Networks , 2007, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[8]  David Su Challenges in Designing Low-Power CMOS Wireless Systems-on-a-Chip , 2006, IEEE Custom Integrated Circuits Conference 2006.

[9]  S. Pellerano,et al.  A 13.5-mW 5-GHz frequency synthesizer with dynamic-logic frequency divider , 2004, IEEE Journal of Solid-State Circuits.

[10]  Howard C. Luong,et al.  A 1-V 24-GHz 17.5-mW Phase-Locked Loop in a 0.18-um CMOS Process , 2005 .

[11]  Ian Galton,et al.  A Wide-Bandwidth 2.4 GHz ISM Band Fractional-$N$ PLL With Adaptive Phase Noise Cancellation , 2007, IEEE Journal of Solid-State Circuits.

[12]  P.R. Gray,et al.  A 1.4 GHz differential low-noise CMOS frequency synthesizer using a wideband PLL architecture , 2000, 2000 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.00CH37056).

[13]  Manolis Terrovitis,et al.  A 1.9GHz Single-Chip CMOS PHS Cellphone , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.

[14]  Mohamed I. Elmasry,et al.  Differential PLL for wireless applications using differential CMOS LC-VCO and differential charge pump , 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477).

[15]  A. Hajimiri,et al.  Design issues in CMOS differential LC oscillators , 1999, IEEE J. Solid State Circuits.

[16]  M. Ugajin,et al.  A 1-V 2.4-GHz PLL synthesizer with a fully differential prescaler and a low-off-leakage charge pump , 2003, IEEE MTT-S International Microwave Symposium Digest, 2003.

[17]  Chi Bao-yong 1GHz Monolithic Fractional-N Frequency Synthesizer with a 3-b Third-Order Delta-Sigma Modulator , 2005 .

[18]  Zhihua Wang,et al.  Low-Power Transceiver Analog Front-End Circuits for Bidirectional High Data Rate Wireless Telemetry in Medical Endoscopy Applications , 2007, IEEE Transactions on Biomedical Engineering.

[19]  Tina Quach,et al.  Radio Frequency Integrated Circuits (RFIC) Symposium , 2005, Radio Frequency Integrated Circuits Symposium.

[20]  Howard C. Luong,et al.  A 1-V 24-GHz 17.5-mW phase-locked loop in a 0.18-/spl mu/m CMOS process , 2006, IEEE Journal of Solid-State Circuits.

[21]  Joonhyung Lim,et al.  5-GHz Frequency Synthesizer With Auto-Calibration Loop , 2007, 2007 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium.