Chips Classification for Suppressing Transient Current Imbalance of Parallel-Connected Silicon Carbide MOSFETs

This article addresses the influence of parameters spread on transient current distribution among parallel-connected silicon carbide (SiC) mosfets and proposes a chips classification method to suppress current imbalance. A comprehensive comparison of parameter spread between silicon (Si) and SiC mosfets is first presented. Then, a new classification criterion, referred to in this article as a distance coefficient of transfer curves (DCTC), is proposed to characterize device spread. In addition, the sensitivity analysis of transient current imbalance (TCI) to device spread is carried out. It is found that TCI increases almost linearly with increasing DCTC. Furthermore, a hierarchical cluster algorithm is developed to achieve an automated chips classification for multiple devices intended for paralleled application. This algorithm may as well facilitate the chip selection process for multiple-chip power module packaging. Moreover, the influence of operating temperature on classification is also discussed. It should be noted that chips classification needs to consider real application conditions and package parasitic. Finally, a test bench with a round layout is designed, to keep circuit layout asymmetry to a minimum, and used to experimentally verify the performance of the classification method. The experimental results validate the effectiveness of the proposed classification method for suppressing TCI.

[1]  D. Medaule,et al.  Parallel operation of high power IGBTs , 1995 .

[2]  Wang Xueme Researches and Applications of Wide Bandgap SiC Power Devices in Electric Vehicles , 2014 .

[3]  Xiongfei Wang,et al.  Influences of Device and Circuit Mismatches on Paralleling Silicon Carbide MOSFETs , 2016, IEEE Transactions on Power Electronics.

[4]  A. Castellazzi,et al.  Experimental analysis and modeling of multi-chip IGBT modules short-circuit behavior , 2009, 2009 IEEE 6th International Power Electronics and Motion Control Conference.

[5]  Alberto Castellazzi,et al.  SiC MOSFET Device Parameter Spread and Ruggedness of Parallel Multichip Structures , 2018, Materials Science Forum.

[6]  Philippe Godignon,et al.  A Survey of Wide Bandgap Power Semiconductor Devices , 2014, IEEE Transactions on Power Electronics.

[7]  R. Burgos,et al.  High-temperature characterization and comparison of 1.2 kV SiC power MOSFETs , 2013, 2013 IEEE Energy Conversion Congress and Exposition.

[8]  Stig Munk-Nielsen,et al.  Circuit mismatch influence on performance of paralleling silicon carbide MOSFETs , 2014, 2014 16th European Conference on Power Electronics and Applications.

[9]  Hans-Peter Nee,et al.  Challenges Regarding Parallel Connection of SiC JFETs , 2013 .

[10]  Teresa Bertelshofer,et al.  Limits of SiC MOSFETs' Parameter Deviations for Safe Parallel Operation , 2018, 2018 20th European Conference on Power Electronics and Applications (EPE'18 ECCE Europe).

[11]  Y. Seki,et al.  Ruggedness and reliability of the 2.5 kV-1.8 kA power pack IGBT with a novel multi-collector structure , 1998, Proceedings of the 10th International Symposium on Power Semiconductor Devices and ICs. ISPSD'98 (IEEE Cat. No.98CH36212).

[12]  Luca Maresca,et al.  Effect of Parameters Variability on the Performance of SiC MOSFET Modules , 2018, 2018 IEEE International Conference on Electrical Systems for Aircraft, Railway, Ship Propulsion and Road Vehicles & International Transportation Electrification Conference (ESARS-ITEC).

[13]  J. Forsythe Paralleling Of Power MOSFETs For Higher Power Output , 1996 .

[14]  Andreas Marz,et al.  Derating of parallel SiC MOSFETs considering switching imbalances , 2018 .

[15]  P. Friedrichs SiC Power Devices - Recent and Upcoming Developments , 2006, 2006 IEEE International Symposium on Industrial Electronics.

[16]  Zhibin Zhao,et al.  New Screening Method for Improving Transient Current sharing of Paralleled SiC MOSFETs , 2018, 2018 International Power Electronics Conference (IPEC-Niigata 2018 -ECCE Asia).

[17]  C. Keller,et al.  Are paralleled IGBT modules or paralleled IGBT inverters the better choice , 2002 .

[18]  V. d'Alessandro,et al.  Analysis of Device and Circuit Parameters Variability in SiC MOSFETs-Based Multichip Power Module , 2018, 2018 20th European Conference on Power Electronics and Applications (EPE'18 ECCE Europe).

[19]  Philippe Ladoux,et al.  Parallel connection of SiC MOSFET modules for future use in traction converters , 2015, 2015 International Conference on Electrical Systems for Aircraft, Railway, Ship Propulsion and Road Vehicles (ESARS).

[20]  Hans-Peter Nee,et al.  Experimental investigations of static and transient current sharing of parallel-connected silicon carbide MOSFETs , 2013, 2013 15th European Conference on Power Electronics and Applications (EPE).

[21]  B. Jayant Baliga,et al.  Fundamentals of Power Semiconductor Devices , 2008 .

[22]  Li Ran,et al.  The Effect of Electrothermal Nonuniformities on Parallel Connected SiC Power Devices Under Unclamped and Clamped Inductive Switching , 2016, IEEE Transactions on Power Electronics.

[23]  Khai D. T. Ngo,et al.  Passive Balancing of Peak Currents Between Paralleled MOSFETs With Unequal Threshold Voltages , 2017, IEEE Transactions on Power Electronics.

[24]  Zhibin Zhao,et al.  Influence of Parasitic Capacitances on Transient Current Distribution of Paralleled SiC MOSFETs , 2018, 2018 1st Workshop on Wide Bandgap Power Devices and Applications in Asia (WiPDA Asia).

[25]  Gangyao Wang,et al.  Dynamic and static behavior of packaged silicon carbide MOSFETs in paralleled applications , 2014, 2014 IEEE Applied Power Electronics Conference and Exposition - APEC 2014.

[26]  Sorono Dexter Velez,et al.  High power SiC inverter module packaging solutions for junction temperature over 220°C , 2014, 2014 IEEE 16th Electronics Packaging Technology Conference (EPTC).

[27]  Yong Kang,et al.  A review of SiC power module packaging: Layout, material system and integration , 2017 .

[28]  Jianjing Wang,et al.  Characterization and Experimental Assessment of the Effects of Parasitic Elements on the MOSFET Switching Performance , 2013, IEEE Transactions on Power Electronics.