Reconfigurable Architecture for ZQDCT Using Computational Complexity Prediction and Bitstream Relocation
暂无分享,去创建一个
[1] Magdy Bayoumi,et al. Energy aware distributed arithmetic DCT architectures , 2003, 2003 IEEE Workshop on Signal Processing Systems (IEEE Cat. No.03TH8682).
[2] Zhigang Cao,et al. New cost-effective VLSI implementation of a 2-D discrete cosine transform and its inverse , 2004, IEEE Transactions on Circuits and Systems for Video Technology.
[3] Ming-Ting Sun,et al. Modeling DCT coefficients for fast video encoding , 1999, IEEE Trans. Circuits Syst. Video Technol..
[4] Magdy A. Bayoumi,et al. Design and implementaion of a 2D-DCT architecture using coefficient distributed arithmetic [implementaion read implementation] , 2005, IEEE Computer Society Annual Symposium on VLSI: New Frontiers in VLSI Design (ISVLSI'05).
[5] Sam Kwong,et al. Efficient predictive model of zero quantized DCT coefficients for fast video encoding , 2007, Image Vis. Comput..
[6] Marek Gorgon,et al. PixelStreams-based implementation of videodetector , 2007 .
[7] Jong-Seog Koh,et al. An area efficient DCT architecture for MPEG-2 video encoder , 1999, IEEE Trans. Consumer Electron..
[8] Wayne Luk,et al. Enhancing Relocatability of Partial Bitstreams for Run-Time Reconfiguration , 2007, 15th Annual IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM 2007).
[9] Wen-Hsiung Chen,et al. A Fast Computational Algorithm for the Discrete Cosine Transform , 1977, IEEE Trans. Commun..