IBM's 50 Million gate ASICs
暂无分享,去创建一个
[1] Christoph Albrecht,et al. Provably good global routing by a new approximation algorithm for multicommodity flow , 2000, ISPD '00.
[2] John M. Cohn,et al. Managing power and performance for system-on-chip designs using Voltage Islands , 2002, IEEE/ACM International Conference on Computer Aided Design, 2002. ICCAD 2002..
[3] Gi-Joon Nam,et al. Free space management for cut-based placement [IC layout] , 2002, IEEE/ACM International Conference on Computer Aided Design, 2002. ICCAD 2002..
[4] Tadayoshi Enomoto. Low Power Design Technology for Digital LSIs (Special Issue on Low-Power LSI Technologies) , 1996 .
[5] A. O. Adan,et al. OFF-State leakage current mechanisms in bulkSi and SOI MOSFETs and their impact on CMOS ULSIs standby current , 2001 .
[6] Rajesh Gupta,et al. Design planning for high-performance ASICs , 1996, IBM J. Res. Dev..
[7] Jürgen Koehl,et al. Analysis, reduction and avoidance of crosstalk on VLSI chips , 1998, ISPD '98.
[8] Ulrich Brenner,et al. An effective congestion driven placement framework , 2002, ISPD '02.
[9] Charles J. Alpert,et al. Free space management for cut-based placement , 2002, ICCAD 2002.
[10] David E. Lackey. Design Planning Methodology for Rapid Chip Deployment , 2001 .
[11] Jens Vygen,et al. Algorithms for large-scale flat placement , 1997, DAC.
[12] Jens Vygen,et al. Maximum mean weight cycle in a digraph and minimizing cycle time of a logic chip 3 , 2001 .