A complex BPF with on chip auto-tuning architecture for wireless receivers
暂无分享,去创建一个
Min Lin | Bei Chen | Heping Ma | Yin Shi | Hailong Jia | Fangxiong Chen
[1] R. Schaumann,et al. Design of continuous-time fully integrated filters: a review , 1989 .
[2] John B. Hughes,et al. Circuit architectures for high linearity monolithic continuous-time filtering , 1992 .
[3] E. Sanchez-Sinencio,et al. A practical quality factor tuning scheme for IF and high-Q continuous-time filters , 1998, 1998 IEEE International Solid-State Circuits Conference. Digest of Technical Papers, ISSCC. First Edition (Cat. No.98CH36156).
[4] J. I. Sewell,et al. General synthesis of complex analogue filters , 2005 .
[5] S. Das,et al. A 56-mW 23-mm/sup 2/ single-chip 180-nm CMOS GPS receiver with 27.2-mW 4.1-mm/sup 2/ radio , 2006, IEEE Journal of Solid-State Circuits.
[6] Chen Dianyu,et al. A 4 TH ORDER FULLY INTEGRATED ACTIVE RC COMPLEX FILTER WITH NOVEL AUTOMATIC TUNING SYSTEMS 1 , .
[7] Edgar Sánchez-Sinencio,et al. An RC time constant auto-tuning structure for high linearity continuous-time /spl Sigma//spl Delta/ modulators and active filters , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.
[8] Edgar Sánchez-Sinencio,et al. An Accurate Quality Factor Tuning Scheme for IF and High-Q Continuous-Time Filters , 1999 .