A Low Offset Comparator for High Speed Low Power ADC
暂无分享,去创建一个
[1] Amine Bermak,et al. A low-power dynamic comparator with digital calibration for reduced offset mismatch , 2012, 2012 IEEE International Symposium on Circuits and Systems.
[2] P.R. Kinget. Device mismatch and tradeoffs in the design of analog circuits , 2005, IEEE Journal of Solid-State Circuits.
[3] Behzad Razavi,et al. Design techniques for high-speed, high-resolution comparators , 1992 .
[4] Gabor C. Temes,et al. Low-power and low-offset comparator using latch load , 2011 .
[5] M.J.M. Pelgrom,et al. Matching properties of MOS transistors , 1989 .