In this paper, we build a novel well-proved model for describing the combined error due to clock jitter and quantization noise on the performance of bandpass sigma delta (SigmaDelta) analog to digital converters (ADCs). The clock jitter is modeled as a timing variation of the sampling process which follows the characteristic of the Wiener process. Computer simulations as well as theoretical calculations are performed and the two confirm each other. Results show that clock jitter severely degrades the system's performance in terms of achievable signal to noise ratio (SNR). It is also shown that, when the clock jitter becomes more dominant compared to the quantization noise, increasing the oversampling ratio (OSR) and/or the order of SigmaDelta ADCs do not improve the performance significantly.
[1]
Gabor C. Temes,et al.
Understanding Delta-Sigma Data Converters
,
2004
.
[2]
Gerhard Fettweis,et al.
The effects of aperture jitter and clock jitter in wideband ADCs
,
2007,
Comput. Stand. Interfaces.
[3]
H. Tao,et al.
Analysis of timing jitter in bandpass sigma-delta modulators
,
1999
.
[4]
Selim Saad Awad.
Analysis of accumulated timing-jitter in the time domain
,
1998,
IEEE Trans. Instrum. Meas..
[5]
S. Leigh,et al.
Probability and Random Processes for Electrical Engineering
,
1989
.
[6]
A. Demir,et al.
Phase noise in oscillators: a unifying theory and numerical methods for characterization
,
2000
.