A 250-Mbit/s CMOS crosspoint switch
暂无分享,去创建一个
Voltage swing reduction and constant current steering techniques for high-speed CMOS crosspoint switches are described. These techniques reduced crosstalk and intersymbol interference originating from capacitive and inductive couplings along the high-speed channels. An experimental 16*16 crosspoint switch using the techniques has achieved a worst-case data rate of 250 Mbit/s with 80% eye opening and 0.2-ns timing jitter from a 5-V supply. The worst crosstalk noise is 140 mV/sub p-p/, average delay through the switch is 6 ns, and power consumption is 900 mW. Also, the scaling experiment has demonstrated robustness of the design against blind scaling. >
[1] H. Reiner. Integrated Circuits for Broad-Band Communications Systems , 1986, IEEE J. Sel. Areas Commun..
[2] H. Armbruster. Applications of Future Braod-Band Services in the Office and Home , 1986 .
[3] D. G. Boyer,et al. High-speed 16×16 CMOS crosspoint switch , 1985 .