SSTL based green image ALU design on different FPGA

In this paper, green Image ALU is designed in Xilinx ISE 14.6 using different IO standard of SSTL in 40 nm Virtex-6 and Spartan-6 FPGA. We are comparing different SSTL IO standard to get reduction in IO power. We accomplish energy efficiency with respect to low voltage impedance, by using SSTL technology. In this entire work, we are using different classes of SSTL and observe that when image ALU operates at 1 THz device operating frequency with SSTL18_I_DCI I/O Standard using virtex-6 FPGA, there is 45.55% decrease in IO power and 20.50% in Clock power as compared to SSTL18_II IO Standard. Similarly when we operate Image ALU at 1 THz using Spartan-6, there is 33.31% reduction in IO power of SSTL18_I with respect to SSTL18_II Standard. There are 16 different arithmetic and logic operations in Image ALU. The Clock power, Logic power and Signal power of Image ALU remains same using Spartan-6 I/O Standard.

[1]  D. S. Johnson,et al.  Application of VLSI for image processing , 1989, International Conference on Acoustics, Speech, and Signal Processing,.

[2]  Bishwajeet Pandey,et al.  Low voltage DCI based low power VLSI circuit implementation on FPGA , 2013, 2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES.

[3]  Na Gong,et al.  Application-driven power efficient ALU design methodology for modern microprocessors , 2013, International Symposium on Quality Electronic Design (ISQED).

[4]  Koji Kotani,et al.  An image recognition processor using dynamically reconfigurable ALU , 2004, Proceedings of the IEEE 2004 Custom Integrated Circuits Conference (IEEE Cat. No.04CH37571).

[5]  J. Yadav,et al.  Energy efficient design and implementation of ALU on 40nm FPGA , 2013, 2013 International Conference on Energy Efficient Technologies for Sustainability.