An Reconfigurable FIR Filter Design on a Partial Reconfiguration Platform
暂无分享,去创建一个
This paper presents a novel partially reconfigurable FIR filter design that employs dynamic partial reconfiguration. Our scope is to implement an autonomously reconfigurable digital signal processing architecture that is tailored for the realization of arbitrary response FIR filters and flexibility allowing dynamically inserting and/or removing the partial modules to implement the partial reconfigurable FIR filters with various taps. This reconfigurable FIR filter design method using Xilinx Virtex-4 FPGA shows the configuration time improvement, and flexibility by using the dynamic partial reconfiguration method.
[1] Peter Sutton,et al. JPG - a partial bitstream generation tool to support partial reconfiguration in virtex FPGAs , 2002, Proceedings 16th International Parallel and Distributed Processing Symposium.
[2] Fernando Gehm Moraes,et al. Remote and partial reconfiguration of FPGAs: tools and trends , 2003, Proceedings International Parallel and Distributed Processing Symposium.