Maximization of Good Chips Per Wafer by Optimization of Memory Redundancy

In the optimization of the number of good chips per wafer, yield is obviously one key factor. It plays the major role in the manufacturing phase, as at this time circuit design and chip area cannot be modified. In the design phase, however, chip area as the second factor defining good chips per wafer can still be influenced. If there are no strong relationships between yield and chip area, both can be optimized independently. In some cases, however, there are such strong relationships, and an optimum of yield gain versus area growth has to be found. Maybe the most important example where strong relationships between area and yield have to be considered is the estimation of optimum memory redundancy. In this paper, we will review and discuss relationships between yield and area and present methods for optimization of good chips per wafer, with special focus on the optimization of memory redundancy

[1]  D.K. de Vries,et al.  Investigation of gross die per wafer formulas , 2005, IEEE Transactions on Semiconductor Manufacturing.

[2]  C. Stapper The effects of wafer to wafer defect density variations on integrated circuit defect and fault distributions , 1985 .

[3]  Yumiko Takamori,et al.  Use of computer optimization programs for the enhancement of Nikon stepper throughput with defectivity reduction benefits , 1992, Advanced Lithography.

[4]  H. Melzner,et al.  Smaller is Better? Maximization of Good Chips per Wafer by Co-Optimization of Yield and Chip Area , 2006, The 17th Annual SEMI/IEEE ASMC 2006 Conference.

[5]  Erik Jan Marinissen,et al.  Yield analysis for repairable embedded memories , 2003, The Eighth IEEE European Test Workshop, 2003. Proceedings..

[6]  Marcel J. M. Pelgrom,et al.  Matching properties of MOS transistors , 1988, ESSCIRC '88: Fourteenth European Solid-State Circuits Conference.