Optimized MAC unit design
暂无分享,去创建一个
In this paper, a new multiplier design is proposed which reduces the number of partial products by 25%. This multiplier has been used with different adders available in literature to implement multiplier accumulator (MAC) unit and parameters such as propagation delay, power consumed and area occupied have been compared in each case. From the results, Kogg tone adder has been chosen as it provided optimum values of delay and power dissipation. Later, the results obtained have been compared with that of other multipliers and it has been observed that the proposed multiplier has the lowest propagation delay when compared with Array and Booth multipliers.
[1] A. Dandapat,et al. High speed ASIC design of complex multiplier using Vedic Mathematics , 2011, IEEE Technology Students' Symposium.
[2] Beril Seda Çiftçi. Design and realization of a high speed 64 x 64 - bit multiplier for low power applications , 2003 .
[3] M. Morris Mano,et al. Digital Logic and Computer Design , 1979 .
[4] Magnus Själander,et al. Efficient Reconfigurable Multipliers Based on the Twin-Precision Technique , 2006 .