Efficient Simulation of Thermo-Mechanical Stress in the On-Chip Metallization of Integrated Power Semiconductors

Integrated power semiconductors are often used for applications with cyclic on-chip power dissipation. This leads to repetitive self-heating and thermo-mechanical stress, causing fatigue on the on-chip metallization and possibly destruction by short circuits. Because of this, an accurate simulation of the thermo-mechanical stress is needed already during the design phase to ensure that lifetime requirements are met. However, a detailed thermo-mechanical simulation of the device, including the on-chip metallization is prohibitively time-consuming due to its complex structure, typically consisting of many thin metal lines with thousands of vias. This paper introduces a two-step approach as a solution for this problem. First, a simplified but fast simulation is performed to identify the device parts with the highest stress. After, precise simulations are carried out only for them. The applicability of this method is verified experimentally for LDMOS transistors with different metal configurations. The measured lifetimes and failure locations correlate well with the simulations. Moreover, a strong influence of the layout of the on-chip metallization lifetime was observed. This could also be explained with the simulation method.

[1]  M. Nelhiebel,et al.  Non-conforming meshes in multi-scale thermo-mechanical Finite Element Analysis of semiconductor power devices , 2013, 2013 14th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE).

[2]  Martin Pfost,et al.  Efficient simulation of thermo-mechanical stress in the on-chip metallization of power semiconductors , 2015, 2015 16th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems.

[3]  M. Stecher,et al.  On the Way to Zero Defect of Plastic-Encapsulated Electronic Power Devices—Part I: Metallization , 2009, IEEE Transactions on Device and Materials Reliability.

[4]  B. Sammakia,et al.  Simulations of Damage, Crack Initiation, and Propagation in Interlayer Dielectric Structures: Understanding Assembly-Induced Fracture in Dies , 2012, IEEE Transactions on Device and Materials Reliability.

[5]  O. Paul,et al.  Modeling and improvement of a metallization system subjected to fast temperature cycle stress , 2008, EuroSimE 2008 - International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Micro-Systems.

[6]  W.D. van Driel,et al.  A numerical method for efficient failure modelling of three-dimensional bond pad structures , 2007, 2007 Proceedings 57th Electronic Components and Technology Conference.

[7]  You-Lin Wu,et al.  Time-to-Breakdown Weibull Distribution of Thin Gate Oxide Subjected to Nanoscaled Constant-Voltage and Constant-Current Stresses , 2008, IEEE Transactions on Device and Materials Reliability.

[8]  J. Bisschop,et al.  Fast thermal cycling-enhanced electromigration in power metallization , 2004, IEEE Transactions on Device and Materials Reliability.

[9]  3D Modeling of Electromigration Combined with Thermal-Mechanical Effect for IC Device and Package , 2007 .

[10]  P. Vena,et al.  Reliability characterization and FEM modeling of power devices under repetitive power pulsing , 2013, 2013 IEEE International Reliability Physics Symposium (IRPS).

[11]  Martin Pfost,et al.  On-Chip Sensors to Detect Impending Metallization Failure of LDMOS Transistors Under Repetitive Thermo-Mechanical Stress , 2016, IEEE Transactions on Semiconductor Manufacturing.

[12]  Cristian Boianceanu,et al.  Reliability Analysis for Power Devices Which Undergo Fast Thermal Cycling , 2016, IEEE Transactions on Device and Materials Reliability.

[13]  J. W. McPherson,et al.  Temperature-cycling acceleration factors for aluminium metallization failure in VLSI applications , 1990, 28th Annual Proceedings on Reliability Physics Symposium.

[14]  M. Pfost,et al.  Influence of metallization layout on aging detector lifetime under cyclic thermo-mechanical stress , 2016, 2016 IEEE International Reliability Physics Symposium (IRPS).

[15]  Tong Yan Tee,et al.  Advanced reliability modeling of Cu/low-k interconnection in FCBGA package , 2006, 56th Electronic Components and Technology Conference 2006.

[16]  S. Sitaraman,et al.  Study of Chip–Package Interaction Parameters on Interlayer Dielectric Crack Propagation , 2014, IEEE transactions on device and materials reliability.

[17]  S. Pozder,et al.  Analysis of flip-chip packaging challenges on copper/low-k interconnects , 2003 .

[18]  M. Stecher,et al.  Electrothermal Simulation of Self-Heating in DMOS Transistors up to Thermal Runaway , 2013, IEEE Transactions on Electron Devices.

[19]  J. McPherson Reliability Physics and Engineering , 2010 .

[20]  M. Stecher,et al.  On the Way to Zero Defect of Plastic-Encapsulated Electronic Power Devices—Part II: Molding Compound , 2009, IEEE Transactions on Device and Materials Reliability.

[21]  Dan Simon,et al.  Kalman filtering based on the maximum correntropy criterion in the presence of non-Gaussian noise , 2016 .

[22]  M. Stecher,et al.  A Temperature-Gradient-Induced Failure Mechanism in Metallization Under Fast Thermal Cycling , 2008, IEEE Transactions on Device and Materials Reliability.

[23]  Paul S. Ho,et al.  Packaging effects on reliability of Cu/low-k interconnects , 2003 .

[24]  Martin Pfost,et al.  A proposal for early warning indicators to detect impending metallization failure of DMOS transistors in cyclic operation , 2015, Proceedings of the 2015 International Conference on Microelectronic Test Structures.