3-layered capacitive structure design for MEMS inertial sensing

In this paper a two-terminal capacitive structure is presented in which a novel architecture with a double interleaved (interdigitated) scheme is introduced. This structure was originally conceived as a mechanism to achieve a greater capacitance between the plates (terminals) of an integrated capacitor using a relatively smaller design area in the standard 0.5μm, two polysilicon and three metal layers (2P3M) CMOS technology. This work presents the design and theoretical analysis of a three-metal interleaved structure used as a varactor tied down to the proof mass of an integrated CMOS-MEMS accelerometer where the active devices are floating-gate transistors (FGMOS) with a variable capacitive coupling coefficient. Nevertheless, the three-layered geometrical scheme may have a wide range of applications across the MEMS technology.

[1]  Mario Alfredo Reyes-Barranca,et al.  Modal analysis of a structure used as a capacitive MEMS accelerometer sensor , 2014, 2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE).

[2]  Mario Alfredo Reyes-Barranca,et al.  MEMS capacitive sensor using FGMOS , 2013, 2013 10th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE).

[3]  Mario Alfredo Reyes-Barranca,et al.  A prototype design for an accelerometer using a multiple floating-gate MOSFET as a transducer , 2014, 2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE).