LSI implementation scheme for general‐purpose high‐speed and coding rate viterbi decoder LSI
暂无分享,去创建一个
Shuji Kubota | Shuzo Kato | T. Ishitani | Norio Miyahara | Kouichi Ohtani | S. Kubota | S. Kato | N. Miyahara | T. Ishitani | K. Ohtani
[1] Shuji Kubota,et al. A scarce-state-transition Viterbi-decoder VLSI for bit error correction , 1987 .
[2] Akihiro Fujii,et al. AA/TDMA - Adaptive satellite access method for mini-earth station networks , 1986 .
[3] R. Orndorff,et al. Viterbi decoder VLSI integrated circuit for bit error correction , 1981 .
[4] J. Bibb Cain,et al. Punctured convolutional codes of rate (n-1)/n and simplified maximum likelihood decoding (Corresp.) , 1979, IEEE Trans. Inf. Theory.
[5] J. Heller,et al. Viterbi Decoding for Satellite and Space Communication , 1971 .
[6] Shuji Kubota,et al. A Proposal of Universal-coding-rate Viterbi Decoder , 1987 .
[7] Masahiro Morikura,et al. General Purpose TDMA LSI Development for Low Cost Earth Station , 1986, ICC.
[8] Shuji Kubota,et al. HIGH-SPEED AND HIGH-CODING-GAIN VITERBI DECODER WITH LOW POWER CONSUMPTION EMPLOYING SST (SCARCE STATE TRANSITION) SCHEME. , 1986 .
[9] Andrew J. Viterbi,et al. Convolutional Codes and Their Performance in Communication Systems , 1971 .