FPGA Low Power Technology Mapping for Reuse Module Design under the Time Constraint

In this paper, FPGA low power technology mapping for reuse module design under the time constraint is proposed. Traditional high-level synthesis does not allow reuse of complex, realistic datapath component during the task of scheduling. On the other hand, the proposed algorithm is able to approach a productivity of the design the low power to reuse which given a library of user-defined datapath component and to share of resource sharing on the switching activity in a shared resource. Also, we are obtainable the optimal the scheduling result in experimental results of our using chaining and multi-cycling in the scheduling techniques. Low power circuit make using FPGA technology mapping algorithm for selection reuse module by scheduling.

[1]  Anantha P. Chandrakasan,et al.  Low-power CMOS digital design , 1992 .

[2]  John P. Knight,et al.  Power-Profiler: Optimizing ASICs Power Consumption at the Behavioral Level , 1995, 32nd Design Automation Conference.

[3]  Chi-Ho Lin,et al.  A new technology mapping for CPLD under the time constraint , 2001, Proceedings of the ASP-DAC 2001. Asia and South Pacific Design Automation Conference 2001 (Cat. No.01EX455).

[4]  Sharad Malik,et al.  A Survey of Optimization Techniques Targeting Low Power VLSI Circuits , 1995, 32nd Design Automation Conference.

[5]  Bang Jung-Won Retesting Method of Classes in Associated Relation using Message Path , 2005 .

[6]  Jan M. Rabaey,et al.  Power estimation for high level synthesis , 1993, 1993 European Conference on Design Automation with the European Event in ASIC Design.

[7]  Choong-Mo Youn,et al.  A Study of Reuse Module Generation Algorithm consider the Power Consumption for FPGA Technology Mapping , 2007 .

[8]  Kim Jae-Jin,et al.  CLB-Based CPLD Low Power Technology Mapping A1gorithm for Trade-off , 2005 .

[9]  Jason Cong,et al.  FlowMap: an optimal technology mapping algorithm for delay optimization in lookup-table based FPGA designs , 1994, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[10]  Massoud Pedram,et al.  Register Allocation and Binding for Low Power , 1995, 32nd Design Automation Conference.

[11]  Miodrag Potkonjak,et al.  HYPER-LP: a system for power minimization using architectural transformations , 1992, ICCAD 1992.

[12]  Michele Favalli,et al.  Testability measures in pseudorandom testing , 1992, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[13]  Kim Jae-Jin,et al.  An Efficient CPLD Technology Mapping considering Area and the Time Constraint , 2005 .

[14]  Miodrag Potkonjak,et al.  HYPER-LP: a system for power minimization using architectural transformations , 1992, ICCAD.