A 90nm CMOS 1.2v 6b 1GS/s two-step subranging ADC

A 1.2V 6b 1GS/s ADC is fabricated in a 90nm CMOS process, occupies 0.13mm2, and consumes 55mW. This ADC uses background offset-calibration to enable the use of minimum-size devices in pre-amplifiers and comparators. A solution that guarantees fast selection of the important reference voltages, and halves the number of switches in the resistor ladder, further improves high-frequency performance

[1]  C. Sandner,et al.  A fully integrated analog frontend macro for cable modem applications in 0.18µm CMOS , 2001, Proceedings of the 27th European Solid-State Circuits Conference.

[2]  Xicheng Jiang,et al.  A 2GS/s 6b ADC in 0.18μm CMOS , 2003 .