A statistical design method for Giga Bit memory arrays and beyond
暂无分享,去创建一个
[1] John N. Tsitsiklis,et al. Introduction to Probability , 2002 .
[2] G. Marsaglia. Choosing a Point from the Surface of a Sphere , 1972 .
[3] Hamid Mahmoodi,et al. Robust Sense Amplifier Design under Random Dopant Fluctuations in Nano-Scale CMOS Technologies , 2006, 2006 IEEE International SOC Conference.
[4] A. Mercha,et al. Matching Performance of FinFET Devices With Fin Widths Down to 10 nm , 2009, IEEE Electron Device Letters.
[5] Sung-Joo Hong,et al. Vertical double gate Z-RAM technology with remarkable low voltage operation for DRAM application , 2010, 2010 Symposium on VLSI Technology.
[6] A. Asenov,et al. Analysis of Threshold Voltage Distribution Due to Random Dopants: A 100 000-Sample 3-D Simulation Study , 2009, IEEE Transactions on Electron Devices.
[7] K. Kajigaya,et al. Concordant memory design using statistical integration for the billions-transistor era , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..