Design of novel high speed dual-modulus prescaler based on new optimized structure

A kind of novel method is discussed to design the high speed prescaler in GHz frequency-hopping PLL frequency synthesizer. The structure of the dual-modulus prescaler (DMP) is optimized and a novel high speed D-latch integrated with multiple-input OR gate is used. The improved structure can make all separated logic gates be integrated with correlative D flip-flops completely. The circuit can work stably and accurately under all kinds of simulation condition such as different process corners. It is fabricated in 0.18μm mixed-signal CMOS technology. The measured results show that the high speed prscaler 's operating frequency range is 2.25~ 2.75GHz in 1.8V power supply, the current consumption is 5.4mA (including buffer) and higher speed and lower power dissipation are obtained.

[1]  Payam Heydari,et al.  A novel ultra high-speed flip-flop-based frequency divider , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).

[2]  V. Cheung,et al.  A 1-V 2.5-mW 5.2-GHz frequency divider in a 0.35-μm CMOS process , 2003, IEEE J. Solid State Circuits.