Continuous improvements in Silicon technology enable an ongoing reduction in Silicon-intrinsic on-state resistance, especially for low voltage MOSFETs, or shrinking the die size for a given on-state resistance. At the same time, new features and functionality create a need for power packages that more efficiently use the available space in many end applications. Smaller packages and multi-chip packages save system space and require less packaging material, both of which are main cost factors. The Power Quad Flat-Pack No-Lead (PQFN) package design appears to be the most promising standard package design to support these needs for improved performance, smaller size, and lower cost. But none of the interconnect techniques established in the existing power package families, like To-x xx and power SO-XX, large Aluminum (Al) wire bonding, fine wire Gold (Au) and Copper (Cu) ball bonding, or Cu clip/strap bonding, will allow covering the complete spectrum of PQFN package sizes effectively. This paper describes the ribbon interconnect design and its characteristics. It demonstrates its effectiveness over the complete range of PQFN package sizes from 2x2mm to 12x12mm, for present and future Silicon performance levels. Interconnect resistance calculations are used to compare different configurations and deduce design recommendations. The results of the study point to ribbon bonding as the most effective standard power interconnect technique, especially considering the trend towards decreasing die and package sizes, and indicate a good fit with the PQFN package concept.
[1]
Y. Chen,et al.
Modeling and Analysis of Metal Interconnect Resistance of Power MOSFETs with Ultra Low On-Resistance
,
2006,
2006 IEEE International Symposium on Power Semiconductor Devices and IC's.
[2]
Tim Sammon,et al.
DirectFETTM-A Proprietary New Source Mounted Power Package for Board Mounted Power
,
2002
.
[3]
Rajeev Joshi,et al.
MOSFET BGA package
,
2000,
2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070).
[4]
Xuejun Fan,et al.
Emerging MOSFET packaging technologies and their thermal evaluation
,
2002,
ITherm 2002. Eighth Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (Cat. No.02CH37258).
[5]
Z Jason.
Choosing The Right Power MOSFET Package
,
2004
.
[6]
R. Sodhi,et al.
Flip chip power MOSFET: a new wafer scale packaging technique
,
2001,
Proceedings of the 13th International Symposium on Power Semiconductor Devices & ICs. IPSD '01 (IEEE Cat. No.01CH37216).