nth-order multi-bit ΣΔ ADC using SAR quantiser
暂无分享,去创建一个
An nth-order multi-bit delta-sigma (ΣΔ) analogue-to-digital converter (ADC) using a successive approximation register (SAR) quantiser is proposed. By exploiting the residue voltage of a multi-bit SAR ADC, the proposed ADC performs as an nth-order noise shaping converter with only one opamp and removes the need for a feedback multi-bit DAC. In addition, the proposed architecture is very reconfigurable and can be implemented as a bandpass ADC.
[1] Gabor C. Temes,et al. Improved architecture for low-distortion δσ ADC's , 2009 .
[2] Mohammad Ranjbar,et al. Continuous-time feedforward SD modulators with robust lowpass STF , 2007 .
[3] David A. Johns,et al. Analog Integrated Circuit Design , 1996 .